## SN54HC573A, SN74HC573A OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS

- Wide Operating Voltage Range of 2 V to 6 V
- High-Current 3-State Outputs Drive Bus Lines Directly or Up To 15 LSTTL Loads
- Low Power Consumption, 80- $\mu \mathrm{A}$ Max Icc

SN54HC573A ... J OR W PACKAGE
SN74HC573A... DB, DW, N, OR PW PACKAGE
(TOP VIEW)

| OE 1 | $\mathrm{U}_{20}$ | $\mathrm{V}_{\mathrm{Cc}}$ |
| :---: | :---: | :---: |
| 1D 2 | 19 | 1 Q |
| 2D 3 | 18 | 2Q |
| 3D 4 | 17 | ] 3Q |
| 4D 5 | 16 | 4Q |
| 5D ${ }^{6}$ | 15 | [ 5Q |
| 6 C 7 | 14 | ]6Q |
| 7D 8 | 13 | ]Q |
| 8D 9 | 12 | $8 Q$ |
| GND [10 | 11 | ] LE |

- Typical $\mathrm{t}_{\mathrm{pd}}=21 \mathrm{~ns}$
- $\pm 6-\mathrm{mA}$ Output Drive at 5 V
- Low Input Current of $1 \mu \mathrm{~A}$ Max
- Bus-Structured Pinout

```
SN54HC573A... FK PACKAGE (TOP VIEW)
```



## description/ordering information

These octal transparent D-type latches feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.
While the latch-enable (LE) input is high, the Q outputs respond to the data ( D ) inputs. When LE is low, the outputs are latched to retain the data that was set up.
A buffered output-enable ( $\overline{\mathrm{OE}}$ ) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.
To ensure the high-impedance state during power up or power down, $\overline{\mathrm{OE}}$ should be tied to $\mathrm{V}_{\mathrm{CC}}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

ORDERING INFORMATION

| TA | PACKAGE $\dagger$ |  | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
| :---: | :---: | :---: | :---: | :---: |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | PDIP - N | Tube | SN74HC573AN | SN74HC573AN |
|  | SOIC - DW | Tube | SN74HC573ADW | HC573A |
|  |  | Tape and reel | SN74HC573ADWR |  |
|  | SSOP - DB | Tape and reel | SN74HC573ADBR | HC573A |
|  | TSSOP - PW | Tape and reel | SN74HC573APWR | HC573A |
| $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | CDIP - J | Tube | SNJ54HC573AJ | SNJ54HC573AJ |
|  | CFP - W | Tube | SNJ54HC573AW | SNJ54HC573AW |
|  | LCCC - FK | Tube | SNJ54HC573AFK | SNJ54HC573AFK |

$\dagger$ Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

## description/ordering information (continued)

$\overline{\mathrm{OE}}$ does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

FUNCTION TABLE
(each latch)

| INPUTS |  |  | OUTPUT |
| :---: | :---: | :---: | :---: |
| $\overline{\text { OE }}$ | LE | D | Q |
| L | $H$ | $H$ | $H$ |
| L | $H$ | L | L |
| L | L | $X$ | $Q_{0}$ |
| $H$ | $X$ | $X$ | Z |

## logic diagram (positive logic)



## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$


recommended operating conditions (see Note 3)


NOTE 3: All unused inputs of the device must be held at $\mathrm{V}_{\mathrm{CC}}$ or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER | TEST CONDITIONS |  | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | SN54HC573A |  | SN74HC573A |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | MAX | MIN | MAX |  |
|  |  |  |  | 2 V | 1.9 | 1.998 |  | 1.9 |  | 1.9 |  |  |
|  |  | $\mathrm{l} \mathrm{OH}=-20 \mu \mathrm{~A}$ | 4.5 V | 4.4 | 4.499 |  | 4.4 |  | 4.4 |  |  |
| $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\text {IL }}$ |  | 6 V | 5.9 | 5.999 |  | 5.9 |  | 5.9 |  | V |
|  |  | $\mathrm{OH}=-6 \mathrm{~mA}$ | 4.5 V | 3.98 | 4.3 |  | 3.7 |  | 3.84 |  |  |
|  |  | $\mathrm{OH}=-7.8 \mathrm{~mA}$ | 6 V | 5.48 | 5.8 |  | 5.2 |  | 5.34 |  |  |
|  |  |  | 2 V |  | 0.002 | 0.1 |  | 0.1 |  | 0.1 |  |
|  |  | $\mathrm{I}^{\prime} \mathrm{LL}=20 \mu \mathrm{~A}$ | 4.5 V |  | 0.001 | 0.1 |  | 0.1 |  | 0.1 |  |
| VOL | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\text {IL }}$ |  | 6 V |  | 0.001 | 0.1 |  | 0.1 |  | 0.1 | V |
|  |  | $\mathrm{IOL}=6 \mathrm{~mA}$ | 4.5 V |  | 0.17 | 0.26 |  | 0.4 |  | 0.33 |  |
|  |  | $\mathrm{IOL}=7.8 \mathrm{~mA}$ | 6 V |  | 0.15 | 0.26 |  | 0.4 |  | 0.33 |  |
| 1 | $\mathrm{V}_{1}=\mathrm{V}_{\text {CC }}$ or 0 |  | 6 V |  | $\pm 0.1$ | $\pm 100$ |  | $\pm 1000$ |  | $\pm 1000$ | nA |
| IOZ | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}$ or 0 |  | 6 V |  | $\pm 0.01$ | $\pm 0.5$ |  | $\pm 10$ |  | $\pm 5$ | $\mu \mathrm{A}$ |
| ICC | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {CC }}$ or 0 , | $\mathrm{O}=0$ | 6 V |  |  | 8 |  | 160 |  | 80 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\mathrm{i}}$ |  |  | 2 V to 6 V |  | 3 | 10 |  | 10 |  | 10 | pF |

timing requirements over recommended operating free-air temperature range (unless otherwise noted)

|  |  | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | SN54HC573A |  | SN74HC573A |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | MAX | MIN | MAX | MIN | MAX |  |
| $\mathrm{t}_{\mathrm{w}}$ | Pulse duration, LE high | 2 V | 80 |  | 120 |  | 100 |  | ns |
|  |  | 4.5 V | 16 |  | 24 |  | 20 |  |  |
|  |  | 6 V | 14 |  | 20 |  | 17 |  |  |
| $\mathrm{t}_{\text {su }}$ | Setup time, data before LE $\downarrow$ | 2 V | 50 |  | 75 |  | 63 |  | ns |
|  |  | 4.5 V | 10 |  | 15 |  | 13 |  |  |
|  |  | 6 V | 9 |  | 13 |  | 11 |  |  |
| $t^{\text {h }}$ | Hold time, data after LE $\downarrow$ | 2 V | 20 |  | 24 |  | 24 |  | ns |
|  |  | 4.5 V | 5 |  | 5 |  | 5 |  |  |
|  |  | 6 V | 5 |  | 5 |  | 5 |  |  |

switching characteristics over recommended operating free-air temperature range, $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ (unless otherwise noted) (see Figure 1)

| PARAMETER | $\begin{aligned} & \text { FROM } \\ & \text { (INPUT) } \end{aligned}$ | TO (OUTPUT) | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | SN54HC573A | SN74HC573A | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN TYP | MAX | MIN MAX | MIN MAX |  |
| ${ }^{\text {tpd }}$ | D | Q | 2 V | 77 | 175 | 265 | 220 | ns |
|  |  |  | 4.5 V | 26 | 35 | 53 | 44 |  |
|  |  |  | 6 V | 23 | 30 | 45 | 38 |  |
|  | LE | Any Q | 2 V | 87 | 175 | 265 | 220 |  |
|  |  |  | 4.5 V | 27 | 35 | 53 | 44 |  |
|  |  |  | 6 V | 23 | 30 | 45 | 38 |  |
| ten | $\overline{O E}$ | Any Q | 2 V | 68 | 150 | 225 | 190 | ns |
|  |  |  | 4.5 V | 24 | 30 | 45 | 38 |  |
|  |  |  | 6 V | 21 | 26 | 38 | 32 |  |
| ${ }^{\text {dis }}$ | $\overline{O E}$ | Any Q | 2 V | 47 | 150 | 225 | 190 | ns |
|  |  |  | 4.5 V | 23 | 30 | 45 | 38 |  |
|  |  |  | 6 V | 21 | 26 | 38 | 32 |  |
| $t_{t}$ |  | Any Q | 2 V | 28 | 60 | 90 | 75 | ns |
|  |  |  | 4.5 V | 8 | 12 | 18 | 15 |  |
|  |  |  | 6 V | 6 | 10 | 15 | 13 |  |

switching characteristics over recommended operating free-air temperature range, $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ (unless otherwise noted) (see Figure 1)

| PARAMETER | $\begin{aligned} & \text { FROM } \\ & \text { (INPUT) } \end{aligned}$ | TO (OUTPUT) | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | SN54HC573A | SN74HC573A | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN MAX | MIN MAX |  |
| ${ }^{\text {tpd }}$ | D | Q | 2 V |  | 95 | 200 | 300 | 250 | ns |
|  |  |  | 4.5 V |  | 33 | 40 | 60 | 50 |  |
|  |  |  | 6 V |  | 21 | 34 | 51 | 43 |  |
|  | LE | Any Q | 2 V |  | 103 | 225 | 335 | 285 |  |
|  |  |  | 4.5 V |  | 33 | 45 | 67 | 57 |  |
|  |  |  | 6 V |  | 29 | 38 | 57 | 48 |  |
| ten | $\overline{\mathrm{OE}}$ | Any Q | 2 V |  | 85 | 200 | 300 | 250 | ns |
|  |  |  | 4.5 V |  | 29 | 40 | 60 | 50 |  |
|  |  |  | 6 V |  | 26 | 34 | 51 | 43 |  |
| $t_{t}$ |  | Any Q | 2 V |  | 60 | 210 | 315 | 265 | ns |
|  |  |  | 4.5 V |  | 17 | 42 | 63 | 53 |  |
|  |  |  | 6 V |  | 14 | 36 | 53 | 45 |  |

operating characteristics, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER | TEST CONDITIONS | TYP | UNIT |
| :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {pd }} \quad$ Power dissipation capacitance per latch | No load | 50 | pF |

PARAMETER MEASUREMENT INFORMATION


| PARAMETER |  | $\mathrm{R}_{\mathrm{L}}$ | $\mathrm{C}_{\mathrm{L}}$ | S1 | S2 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {en }}$ | tPZH | $1 \mathrm{k} \Omega$ | $\begin{gathered} 50 \mathrm{pF} \\ \text { or } \\ 150 \mathrm{pF} \end{gathered}$ | Open | Closed |
|  | tPZL |  |  | Closed | Open |
| $t_{\text {dis }}$ | tPHZ | $1 \mathrm{k} \Omega$ | 50 pF | Open | Closed |
|  | tpLZ |  |  | Closed | Open |
| $\mathrm{t}_{\mathrm{pd}}$ or $\mathrm{t}_{\mathrm{t}}$ |  | - | $\begin{gathered} 50 \mathrm{pF} \\ \text { or } \\ 150 \mathrm{pF} \end{gathered}$ | Open | Open |



VOLTAGE WAVEFORMS
SETUP AND HOLD AND INPUT RISE AND FALL TIMES


VOLTAGE WAVEFORMS
PROPAGATION DELAY AND OUTPUT TRANSITION TIMES


VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES FOR 3-STATE OUTPUTS

NOTES: A. $\mathrm{C}_{\mathrm{L}}$ includes probe and test-fixture capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: $\mathrm{PRR} \leq 1 \mathrm{MHz}, \mathrm{Z}_{\mathrm{O}}=50 \Omega, \mathrm{t}_{\mathrm{r}}=6 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$.
D. The outputs are measured one at a time with one input transition per measurement.
E. tpLZ and tphZ are the same as $\mathrm{t}_{\mathrm{d} i \mathrm{~s} \text {. }}$
F. tPZL and tPZH are the same as ten.

Figure 1. Load Circuit and Voltage Waveforms


| DIM PINS ** | 14 | 16 | 18 | 20 |
| :---: | :---: | :---: | :---: | :---: |
| A | 0.300 <br> $(7,62)$ <br> BSC | 0.300 <br> $(7,62)$ <br> BSC | 0.300 <br> $(7,62)$ <br> BSC | 0.300 <br> $(7,62)$ <br> BSC |
| B MAX | 0.785 <br> $(19,94)$ | .840 <br> $(21,34)$ | 0.960 <br> $(24,38)$ | 1.060 <br> $(26,92)$ |
| B MIN | - | - | - | - |
| C MAX | 0.300 <br> $(7,62)$ | 0.300 <br> $(7,62)$ | 0.310 <br> $(7,87)$ | 0.300 <br> $(7,62)$ |
| C MIN | 0.245 <br> $(6,22)$ | 0.245 <br> $(6,22)$ | 0.220 <br> $(5,59)$ | 0.245 <br> $(6,22)$ |



NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. This package is hermetically sealed with a ceramic lid using glass frit.
D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. This package can be hermetically sealed with a ceramic lid using glass frit.
D. Index point is provided on cap for terminal identification only.

FK (S-CQCC-N**)


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. This package can be hermetically sealed with a metal lid.
D. The terminals are gold plated.
E. Falls within JEDEC MS-004


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Falls within JEDEC MS-001, except 18 and 20 pin minimum body Irngth (Dim A). D. The 20 pin end lead shoulder width is a vendor option, either half or full width.


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed $0.006(0,15)$.
D. Falls within JEDEC MS-013

28 PINS SHOWN


| DIM PINS ** | $\mathbf{1 4}$ | $\mathbf{1 6}$ | $\mathbf{2 0}$ | $\mathbf{2 4}$ | $\mathbf{2 8}$ | $\mathbf{3 0}$ | $\mathbf{3 8}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A MAX | 6,50 | 6,50 | 7,50 | 8,50 | 10,50 | 10,50 | 12,90 |
| A MIN | 5,90 | 5,90 | 6,90 | 7,90 | 9,90 | 9,90 | 12,30 |

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
D. Falls within JEDEC MO-150


| DIM | PINS ** | $\mathbf{8}$ | $\mathbf{1 4}$ | $\mathbf{1 6}$ | $\mathbf{2 0}$ | $\mathbf{2 4}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A MAX | 3,10 | 5,10 | 5,10 | 6,60 | 7,90 | 9,80 |
| A MIN | 2,90 | 4,90 | 4,90 | 6,40 | 7,70 | 9,60 |

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed 0,15 .
D. Falls within JEDEC MO-153

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to Tl's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:<br>Texas Instruments<br>Post Office Box 655303<br>Dallas, Texas 75265

