

February 1988

# MM54C32/MM74C32 Quad 2-Input OR Gate

#### **General Description**

Employing complementary MOS (CMOS) transistors to achieve low power and high noise margin, these gates provide the basic functions used in the implementation of digital integrated circuit systems. The N- and P-channel enhancement mode transistors provide a symmetrical circuit with output swings essentially equal to the supply voltage. This results in high noise immunity over a wide supply voltage range. No DC power other than that caused by leakage current is consumed during static conditions. All inputs are protected against static discharge damage.

#### **Features**

- Wide supply voltage range
- Guaranteed noise margin
- High noise immunity
- Low power TTL compatibility

3.0V to 15V 1.0V

0.45V V<sub>CC</sub> (typ.) fan out of 2 driving 74L

#### **Connection Diagram**



TL/F/5881-1

Top View
Order Number MM54C32 or MM74C32

#### **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Voltage at Any Pin  $$-0.3\mbox{V}$ to \mbox{V}_{CC} + 0.3\mbox{V}$ 

Operating Temperature Range MM54C32

 Storage Temperature Range

Power Dissipation (P<sub>D</sub>) Dual-In-Line

700 mW 500 mW 3.0V to 15V

Small Outline
Operating V<sub>CC</sub> Range
Absolute Maximum V<sub>CC</sub>

18V

260°C

 $-65^{\circ}\text{C}$  to  $+\,150^{\circ}\text{C}$ 

Lead Temperature (Soldering, 10 seconds)

#### **DC Electrical Characteristics**

Min/Max limits apply across temperature range unless otherwise noted

| Symbol              | Parameter                          | Conditions                                        | Min                   | Тур    | Max | Units |
|---------------------|------------------------------------|---------------------------------------------------|-----------------------|--------|-----|-------|
| CMOS TO             | CMOS                               |                                                   |                       |        |     |       |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage          | V <sub>CC</sub> = 5.0V                            | 3.5                   |        |     | V     |
|                     |                                    | V <sub>CC</sub> = 10V                             | 8.0                   |        |     | V     |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage          | V <sub>CC</sub> = 5.0V                            |                       |        | 1.5 | V     |
|                     |                                    | V <sub>CC</sub> = 10V                             |                       |        | 2.0 | V     |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage         | $V_{CC} = 5.0V, I_{O} = -10 \mu A$                | 4.5                   |        |     | V     |
|                     |                                    | $V_{CC} = 10V, I_{O} = -10 \mu A$                 | 9.0                   |        |     | V     |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage         | $V_{CC} = 5.0V, I_{O} = 10 \mu A$                 |                       |        | 0.5 | V     |
|                     |                                    | $V_{CC} = 10V, I_{O} = 10 \mu A$                  |                       |        | 1.0 | V     |
| I <sub>IN(1)</sub>  | Logical "1" Input Current          | $V_{CC} = 15V, V_{IN} = 15V$                      |                       | 0.005  | 1.0 | μΑ    |
| I <sub>IN(0)</sub>  | Logical "0" Input Current          | $V_{CC} = 15V, V_{IN} = 0V$                       | -1.0                  | -0.005 |     | μΑ    |
| I <sub>CC</sub>     | Supply Current                     | V <sub>CC</sub> = 15V                             |                       | 0.05   | 15  | μΑ    |
| CMOS/LP             | TTL INTERFACE                      |                                                   | •                     | •      |     |       |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage          | 54C, V <sub>CC</sub> = 4.5V                       | V <sub>CC</sub> - 1.5 |        |     | V     |
|                     |                                    | 74C, V <sub>CC</sub> = 4.75V                      | V <sub>CC</sub> - 1.5 |        |     | V     |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage          | 54C, V <sub>CC</sub> = 4.5V                       |                       |        | 0.8 | V     |
|                     |                                    | 74C, V <sub>CC</sub> = 4.75V                      |                       |        | 0.8 | V     |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage         | 54C, $V_{CC} = 4.5V$ , $I_{O} = -360 \mu A$       | 2.4                   |        |     | V     |
|                     |                                    | 74C, $V_{CC} = 4.75V$ , $I_{O} = -360 \mu A$      | 2.4                   |        |     | V     |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage         | 54C, $V_{CC} = 4.5V$ , $I_O = 360 \mu A$          |                       |        | 0.4 | V     |
|                     |                                    | 74C, $V_{CC} = 4.75V$ , $I_{O} = 360 \mu A$       |                       |        | 0.4 | V     |
| OUTPUT D            | ORIVE (see 54C/74C Family Ch       | aracteristics Data Sheet) T <sub>A</sub> = 25°C ( | short circuit cu      | rrent) |     |       |
| ISOURCE             | Output Source Current (P-Channel)  | $V_{CC} = 5.0V, V_{OUT} = 0V$                     | -1.75                 | -3.3   |     | mA    |
| ISOURCE             | Output Source Current (P-Channel)  | $V_{CC} = 10V, V_{OUT} = 0V$                      | -8.0                  | -15    |     | mA    |
| I <sub>SINK</sub>   | Output Sink Current (N-Channel)    | $V_{CC} = 5.0V, V_{OUT} = V_{CC}$                 | 1.75                  | 3.6    |     | mA    |
| I <sub>SINK</sub>   | Output Sink Current<br>(N-Channel) | $V_{CC} = 10V, V_{OUT} = V_{CC}$                  | 8.0                   | 16     |     | mA    |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

## AC Electrical Characteristics\* $T_A = 25^{\circ}C, C_L = 50 \text{ pF}, \text{ unless otherwise specified}$

| Symbol          | Parameter                                       | Conditions             | Min | Тур | Max | Units |
|-----------------|-------------------------------------------------|------------------------|-----|-----|-----|-------|
| t <sub>pd</sub> | Propagation Delay Time to<br>Logical "1" or "0" | V <sub>CC</sub> = 5.0V |     | 80  | 150 | ns    |
|                 |                                                 | $V_{CC} = 10V$         |     | 35  | 70  | ns    |
| C <sub>IN</sub> | Input Capacitance                               | Any Input (Note 2)     |     | 5   |     | pF    |
| C <sub>PD</sub> | Power Dissipation Capacitance                   | Per Gate (Note 3)      |     | 15  |     | pF    |

<sup>\*</sup>AC Parameters are guaranteed by DC correlated testing.

Note 2: Capacitance is guaranteed by periodic testing.

Note 3: C<sub>PD</sub> determines the no load AC power consumption of any CMOS device. For complete explanation see 54C/74C Family Characteristics Application Note—AN-90

### Physical Dimensions inches (millimeters)





Ceramic Dual-In-Line Package (J) Order Number MM54C32J or MM74C32J NS Package Number J14A

#### Physical Dimensions inches (millimeters) (Continued)



Molded Dual-In-Line Package (N) Order Number MM54C32N or MM74C32N NS Package Number N14A

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 National Semiconductor Europe

Fax: (+49) 0-180-530 85 86 Email: cnjwge@tevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tel: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960

National Semiconductor