## 9-Bit Odd/Even Parity Generator/Checker

## Features

- Buffered Inputs
- Typical Propagation Delay
- 10 ns at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$
- Exceeds 2kV ESD Protection per MIL-STD-883, Method 3015
- SCR-Latchup-Resistant CMOS Process and Circuit Design
- Speed of Bipolar FAST™/AS/S with Significantly Reduced Power Consumption
- Balanced Propagation Delays
- AC Types Feature 1.5V to 5.5V Operation and Balanced Noise Immunity at 30\% of the Supply
- $\pm 24 m A$ Output Drive Current
- Fanout to 15 FAST ${ }^{\text {TM }}$ ICs
- Drives $50 \Omega$ Transmission Lines


## Description

The 'AC280 and 'ACT280 are 9-bit odd/even parity generator/checkers that utilize Advanced CMOS Logic technology. Both even and odd parity outputs are available for checking or generating parity for words up to nine bits long. Even parity is indicated ( $\sum \mathrm{E}$ output is HIGH) when an even number of
data inputs is HIGH. Odd parity is indicated ( KO output is HIGH) when an odd number of data inputs is HIGH. Parity checking for words larger than nine bits can be accomplished by tying the $\sum \mathrm{E}$ output to any input of an additional 'AC280, 'ACT280 parity checker.

## Ordering Information

| PART NUMBER | TEMP. RANGE ( ${ }^{\circ} \mathrm{C}$ ) | PACKAGE |
| :---: | :---: | :---: |
| CD54AC280F3A | -55 to 125 | 14 Ld CERDIP |
| CD74AC280E | $\begin{gathered} \hline 0 \text { to } 70^{\circ} \mathrm{C},-40 \text { to } 85, \\ -55 \text { to } 125 \end{gathered}$ | 14 Ld PDIP |
| CD74AC280M | $\begin{gathered} \hline 0 \text { to } 70^{\circ} \mathrm{C},-40 \text { to } 85, \\ -55 \text { to } 125 \end{gathered}$ | 14 Ld SOIC |
| CD54ACT280F3A | -55 to 125 | 14 Ld CERDIP |
| CD74ACT280E | $\begin{gathered} 0 \text { to } 70^{\circ} \mathrm{C},-40 \text { to } 85, \\ -55 \text { to } 125 \end{gathered}$ | 14 Ld PDIP |
| CD74ACT280M | $\begin{gathered} \hline 0 \text { to } 70^{\circ} \mathrm{C},-40 \text { to } 85, \\ -55 \text { to } 125 \end{gathered}$ | 14 Ld SOIC |

NOTES:

1. When ordering, use the entire part number. Add the suffix 96 to obtain the variant in the tape and reel.
2. Wafer and die for this part number is available which meets all electrical specifications. Please contact your local TI sales office or customer service for ordering information.

## Pinout

## Functional Diagram



| Absolute Maximum Ratings |  |
| :---: | :---: |
| DC Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ | -0.5 V to 6V |
| DC Input Diode Current, $\mathrm{I}_{\mathrm{K}}$ |  |
| For $\mathrm{V}_{1}<-0.5 \mathrm{~V}$ or $\mathrm{V}_{1}>\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ | $\pm 20 \mathrm{~mA}$ |
| DC Output Diode Current, IOK |  |
| For $\mathrm{V}_{\mathrm{O}}<-0.5 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{O}}>\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ | $\pm 50 \mathrm{~mA}$ |
| DC Output Source or Sink Current per Output Pin, $\mathrm{I}_{\mathrm{O}}$ |  |
| For $\mathrm{V}_{\mathrm{O}}>-0.5 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{O}}<\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ | .$\pm 50 \mathrm{~mA}$ |
| DC V $\mathrm{CCC}^{\text {or Ground Current, }}$ I CC or $\mathrm{I}_{\text {GND }}$ (Note 3) | $\pm 100 \mathrm{~mA}$ |
| Operating Conditions |  |
| Temperature Range, $\mathrm{T}_{\mathrm{A}}$ | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| Supply Voltage Range, $\mathrm{V}_{\text {CC }}$ (Note 4) |  |
| AC Types. | .1.5V to 5.5 V |
| ACT Types | .4.5V to 5.5 V |
| DC Input or Output Voltage, $\mathrm{V}_{\mathrm{I}}, \mathrm{V}_{\mathrm{O}} \ldots \ldots \ldots \ldots \ldots \ldots$. . . . . . V to $\mathrm{V}_{\mathrm{CC}}$ Input Rise and Fall Slew Rate, dt/dv |  |
|  |  |
| AC Types, 1.5V to 3V | 50ns (Max) |
| AC Types, 3.6 V to 5.5 V . | 20ns (Max) |
| ACT Types, 4.5 V to 5.5 V . | 10ns (Max) |

## Thermal Information

Thermal Resistance (Typical, Note 5) $\quad \theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ PDIP Package SOIC Package
Maximum Junction Temperature (Plastic Package) . . . . . . . . . $150^{\circ} \mathrm{C}$ Maximum Storage Temperature Range . . . . . . . . . $65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ Maximum Lead Temperature (Soldering 10s)... $.300^{\circ} \mathrm{C}$

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

## NOTES:

3. For up to 4 outputs per device, add $\pm 25 \mathrm{~mA}$ for each additional output.
4. Unless otherwise specified, all voltages are referenced to ground.
5. $\theta_{\mathrm{JA}}$ is measured with the component mounted on an evaluation PC board in free air.

## DC Electrical Specifications

| PARAMETER | SYMBOL | TEST CONDITIONS |  | $\begin{aligned} & V_{C C} \\ & \text { (V) } \end{aligned}$ | $25^{\circ} \mathrm{C}$ |  | $\begin{gathered} -40^{\circ} \mathrm{C} \text { TO } \\ 85^{\circ} \mathrm{C} \end{gathered}$ |  | $\begin{gathered} -55^{\circ} \mathrm{C} \text { TO } \\ 125^{\circ} \mathrm{C} \end{gathered}$ |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{V}_{1}(\mathrm{~V})$ | 10 (mA) |  | MIN | MAX | MIN | MAX | MIN | MAX |  |
| AC TYPES |  |  |  |  |  |  |  |  |  |  |  |
| High Level Input Voltage | $\mathrm{V}_{\mathrm{IH}}$ | - | - | 1.5 | 1.2 | - | 1.2 | - | 1.2 | - | V |
|  |  |  |  | 3 | 2.1 | - | 2.1 | - | 2.1 | - | V |
|  |  |  |  | 5.5 | 3.85 | - | 3.85 | - | 3.85 | - | V |
| Low Level Input Voltage | $\mathrm{V}_{\mathrm{IL}}$ | - | - | 1.5 | - | 0.3 | - | 0.3 | - | 0.3 | V |
|  |  |  |  | 3 | - | 0.9 | - | 0.9 | - | 0.9 | V |
|  |  |  |  | 5.5 | - | 1.65 | - | 1.65 | - | 1.65 | V |
| High Level Output Voltage | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$ | -0.05 | 1.5 | 1.4 | - | 1.4 | - | 1.4 | - | V |
|  |  |  | -0.05 | 3 | 2.9 | - | 2.9 | - | 2.9 | - | V |
|  |  |  | -0.05 | 4.5 | 4.4 | - | 4.4 | - | 4.4 | - | V |
|  |  |  | -4 | 3 | 2.58 | - | 2.48 | - | 2.4 | - | V |
|  |  |  | -24 | 4.5 | 3.94 | - | 3.8 | - | 3.7 | - | V |
|  |  |  | $\begin{gathered} -75 \\ (\text { Note } 6,7) \end{gathered}$ | 5.5 | - | - | 3.85 | - | - | - | V |
|  |  |  | $\begin{gathered} -50 \\ (\text { Note 6, 7) } \end{gathered}$ | 5.5 | - | - | - | - | 3.85 | - | V |

DC Electrical Specifications (Continued)

| PARAMETER | SYMBOL | TEST CONDITIONS |  | $\begin{aligned} & \mathrm{V}_{\mathrm{Cc}} \\ & (\mathrm{~V}) \end{aligned}$ | $25^{\circ} \mathrm{C}$ |  | $\begin{gathered} -40^{\circ} \mathrm{C} \text { TO } \\ 85^{\circ} \mathrm{C} \end{gathered}$ |  | $\begin{gathered} -55^{\circ} \mathrm{C} \text { TO } \\ 125^{\circ} \mathrm{C} \end{gathered}$ |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{V}_{1}(\mathrm{~V})$ | $\mathrm{I}_{0}(\mathrm{~mA})$ |  | MIN | MAX | MIN | MAX | MIN | MAX |  |
| Low Level Output Voltage | V ${ }_{\text {OL }}$ | $\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$ | 0.05 | 1.5 | - | 0.1 | - | 0.1 | - | 0.1 | V |
|  |  |  | 0.05 | 3 | - | 0.1 | - | 0.1 | - | 0.1 | V |
|  |  |  | 0.05 | 4.5 | - | 0.1 | - | 0.1 | - | 0.1 | V |
|  |  |  | 12 | 3 | - | 0.36 | - | 0.44 | - | 0.5 | V |
|  |  |  | 24 | 4.5 | - | 0.36 | - | 0.44 | - | 0.5 | V |
|  |  |  | $\begin{array}{\|c} \hline 75 \\ (\text { Note } 6,7) \\ \hline \end{array}$ | 5.5 | - | - | - | 1.65 | - | - | V |
|  |  |  | $\begin{gathered} 50 \\ \text { (Note 6, 7) } \end{gathered}$ | 5.5 | - | - | - | - | - | 1.65 | V |
| Input Leakage Current | I | $\begin{gathered} \mathrm{V}_{\mathrm{CC}} \text { or } \\ \mathrm{GND} \end{gathered}$ | - | 5.5 | - | $\pm 0.1$ | - | $\pm 1$ | - | $\pm 1$ | $\mu \mathrm{A}$ |
| Quiescent Supply Current MSI | Icc | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{CC}} \text { or } \\ & \mathrm{GND} \end{aligned}$ | 0 | 5.5 | - | 8 | - | 80 | - | 160 | $\mu \mathrm{A}$ |

ACT TYPES

| High Level Input Voltage | $\mathrm{V}_{\mathrm{IH}}$ | - | - | $\begin{gathered} \hline 4.5 \text { to } \\ 5.5 \end{gathered}$ | 2 | - | 2 | - | 2 | - | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Low Level Input Voltage | VIL | - | - | $\begin{gathered} \hline 4.5 \text { to } \\ 5.5 \end{gathered}$ | - | 0.8 | - | 0.8 | - | 0.8 | V |
| High Level Output Voltage | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\text {IL }}$ | -0.05 | 4.5 | 4.4 | - | 4.4 | - | 4.4 | - | V |
|  |  |  | -24 | 4.5 | 3.94 | - | 3.8 | - | 3.7 | - | V |
|  |  |  | $\begin{gathered} -75 \\ \text { (Note 6, 7) } \end{gathered}$ | 5.5 | - | - | 3.85 | - | - | - | V |
|  |  |  | $\begin{gathered} -50 \\ (\text { Note 6, } 7 \text { ) } \end{gathered}$ | 5.5 | - | - | - | - | 3.85 | - | V |
| Low Level Output Voltage | $\mathrm{V}_{\text {OL }}$ | $\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$ | 0.05 | 4.5 | - | 0.1 | - | 0.1 | - | 0.1 | V |
|  |  |  | 24 | 4.5 | - | 0.36 | - | 0.44 | - | 0.5 | V |
|  |  |  | $\begin{gathered} 75 \\ (\text { Note 6, 7) } \end{gathered}$ | 5.5 | - | - | - | 1.65 | - | - | V |
|  |  |  | $\begin{gathered} 50 \\ \text { (Note 6, 7) } \end{gathered}$ | 5.5 | - | - | - | - | - | 1.65 | V |
| Input Leakage Current | I | $\mathrm{V}_{\mathrm{CC}}$ or <br> GND | - | 5.5 | - | $\pm 0.1$ | - | $\pm 1$ | - | $\pm 1$ | $\mu \mathrm{A}$ |
| Quiescent Supply Current MSI | ICC | $\begin{gathered} \hline \mathrm{V}_{\mathrm{CC}} \text { or } \\ \mathrm{GND} \end{gathered}$ | 0 | 5.5 | - | 8 | - | 80 | - | 160 | $\mu \mathrm{A}$ |
| Additional Supply Current per Input Pin TTL Inputs High 1 Unit Load | ${ }^{\text {I }} \mathrm{CC}$ | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{CC}} \\ & -2.1 \end{aligned}$ | - | $\begin{gathered} \hline 4.5 \text { to } \\ 5.5 \end{gathered}$ | - | 2.4 | - | 2.8 | - | 3 | mA |

NOTES:
6. Test one output at a time for a 1 -second maximum duration. Measurement is made by forcing current and measuring voltage to minimize power dissipation.
7. Test verifies a minimum $50 \Omega$ transmission-line-drive capability at $85^{\circ} \mathrm{C}, 75 \Omega$ at $125^{\circ} \mathrm{C}$.

## ACT Input Load Table

| INPUT | UNIT LOAD |
| :---: | :---: |
| All | 1.43 |

NOTE: Unit load is $\Delta I_{C C}$ limit specified in DC Electrical Specifications Table, e.g., 2.4 mA max at $25^{\circ} \mathrm{C}$.

Switching Specifications Input $t_{r}, t_{f}=3 n s, C_{L}=50 p F$ (Worst Case)

| PARAMETER | SYMBOL | $\mathrm{V}_{\mathrm{cc}}(\mathrm{V})$ | $-40^{\circ} \mathrm{C}$ TO $85^{\circ} \mathrm{C}$ |  |  | ${ }^{-55}{ }^{\circ} \mathrm{C}$ TO $125^{\circ} \mathrm{C}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| AC TYPES |  |  |  |  |  |  |  |  |  |
| Propagation Delay, Any Input to $\sum \mathrm{O}$ | ${ }_{\text {tpLH }}$ tPHL | 1.5 | - | - | 239 | - | - | 263 | ns |
|  |  | $\begin{gathered} 3.3 \\ \text { (Note 9) } \end{gathered}$ | 7.5 | - | 26 | 7.3 | - | 29 | ns |
|  |  | $\begin{gathered} \hline 5 \\ (\text { Note 10) } \end{gathered}$ | 5.4 | - | 19.1 | 5.3 | - | 21 | ns |
| Propagation Delay, Any Input to $\sum \mathrm{E}$ | ${ }_{\text {tPLH }}$, tPHL | 1.5 | - | - | 227 | - | - | 250 | ns |
|  |  | 3.3 | 7.2 | - | 25 | 7 | - | 28 | ns |
|  |  | 5 | 5.2 | - | 18.2 | 5 | - | 20 | ns |
| Input Capacitance | $\mathrm{C}_{1}$ | - | - | - | 10 | - | - | 10 | pF |
| Power Dissipation Capacitance | CPD (Note 11) | - | - | 115 | - | - | 115 | - | pF |
| ACT TYPES |  |  |  |  |  |  |  |  |  |
| Propagation Delay, Any Input to $\Sigma \mathrm{O}$ | ${ }_{\text {tPLH }}, \mathrm{t}_{\text {PHL }}$ | 5 (Note 10) | 5.6 | - | 19.6 | 5.4 | - | 21.6 | ns |
| Propagation Delay, Any Input to $\Sigma \mathrm{E}$ | $\mathrm{t}_{\text {PLH }}, \mathrm{t}_{\text {PHL }}$ | 5 | 5.6 | - | 19.6 | 5.4 | - | 21.6 | ns |
| Input Capacitance | $\mathrm{C}_{1}$ | - | - | - | 10 | - | - | 10 | pF |
| Power Dissipation Capacitance | CPD (Note 11) | - | - | 115 | - | - | 115 | - | pF |

NOTES:
8. Limits tested $100 \%$
9. 3.3 V Min is at 3.6 V , Max is at 3 V .
10. 5 V Min is at 5.5 V , Max is at 4.5 V .
11. $\mathrm{C}_{P D}$ is used to determine the dynamic power consumption per package.
$A C: P_{D}=V_{C C}{ }^{2} f_{i}\left(C_{P D}+C_{L}\right)$
$A C T: P_{D}=V_{C C}{ }^{2} f_{i}\left(C_{P D}+C_{L}\right)+V_{C C} \Delta I_{C C}$ where $f_{i}=$ input frequency, $C_{L}=$ output load capacitance, $V_{C C}=$ supply voltage.


FIGURE 1.


NOTE: For AC Series Only: When $V_{C C}=1.5 \mathrm{~V}, R_{L}=1 \mathrm{k} \Omega$.

|  | AC | ACT |
| :--- | :---: | :---: |
| Input Level | $\mathrm{V}_{\mathrm{CC}}$ | 3 V |
| Input Switching Voltage, $\mathrm{V}_{\mathrm{S}}$ | $0.5 \mathrm{~V}_{\mathrm{CC}}$ | 1.5 V |
| Output Switching Voltage, $\mathrm{V}_{\mathrm{S}}$ | $0.5 \mathrm{~V}_{\mathrm{CC}}$ | $0.5 \mathrm{~V}_{\mathrm{CC}}$ |

## IMPORTANT NOTICE

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.
In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Tl's publication of information regarding any third party's products or services does not constitute Tl's approval, warranty or endorsement thereof.

