## TYPES SN54104, SN54105, SN74104, SN74105 GATED J-K MASTER-SLAVE FLIP-FLOPS REVISED DECEMBER 1983 - **Buffered Clock Input** - Direct Preset and Clear - Common JK Gate Input #### logic #### **FUNCTION TABLE** | INF | A TU | Γt <sub>n</sub> | OUTPUT AT tn+1 | | | | |-----|------|-----------------|------------------|------------------|--|--| | JK | J† | Κ <sup>†</sup> | a | Q | | | | L‡ | Х | × | Q <sub>n</sub> | ā | | | | н | L‡ | L‡ | a <sub>n</sub> | $\overline{a}_n$ | | | | н | L ! | н | L | н | | | | н | н | L | н | L | | | | н | н | н | $\overline{a}_n$ | Q <sub>n</sub> | | | t SN54104/SN74104J = J1 · J2 · J3. K = K1 · K2 · K3 SN54105/SN74105J = J1 · J2 · J3. $K = K1 \cdot \overline{K2} \cdot K3$ ‡ These low-levels must be maintained while the clock is low. NOTES: A. t<sub>n</sub> = bit time before clock pulse B. t<sub>n+1</sub> = bit time after clock pulse C. H = high, L = low, X = irrelevant SN54104 . . . J OR W PACKAGE SN74104 . . . J OR N PACKAGE | JK□ | 1 | U14□ vcc | |-------|---|----------------| | PRE [ | 2 | 13 CLR | | K1 □ | 3 | 12 J3 | | J1 [ | 4 | 11 <b>□</b> K3 | | J2 🗀 | 5 | 10 K2 | | σ[ | 6 | 9∏ CLK | | GND [ | 7 | 8 D Q | SN54105 . . . J OR W PACKAGE SN74105 . . . J OR N PACKAGE | JK□1 | U 14 | □vcc | |---------|------|-------------| | PRÉ 🗆 2 | 13 | CLR | | K1 □3 | 12 | D 13 | | J1 🗖 4 | . 11 | ] кз | | J2 □ 5 | - 10 | <u>∏ K2</u> | | 0 □6 | 9 | CLK | | GND 7 | 8 | ₽₫ | #### description These J-K master-slave flip-flops feature a buffered clock input, direct preset and clear, gated J and K inputs, and a common JK input. The clock buffer offers typical TTL high noise immunity, low clock-line loading, and, in most cases, eliminates the need for stringent control of system-clock rise and fall times. When activated, the direct preset and clear inputs control the state of both the master and slave flip-flops independent of the clock and synchronous-input states. Gated inputs may be used to perform a wide variety of control functions without the need for external gates, and the common JK input simplifies hardware design for applications utilizing a single gate-control source. Due to the internal clock buffer, the JK input gates accept data when the clock line is low, and transfer of data from the master to the slave occurs during the clock-line transition from the low state to the high state. When the clock line is high, the data inputs are inhibited. The SN54104/SN74104 includes internal capacitive loading on the J and K input gates and, as the input setup and hold times are lengthened, this circuit displays improved performance in systems where appreciable clock skew is anticipated. The SN54105/SN74105 offers an inverting data input to each of the J and K input gates for additional control flexibility. As the input setup and hold times are not lengthened, this circuit permits operation at higher toggle rates than the SN54104/SN74104. These TTL circuits feature one-volt typical d-c noise margins and are compatible for use with most TTL families. Full fan-out to 10 normalized Series 54/74 loads is available from the outputs. The SN54104 and SN54105 circuits are characterized for operation over the full military temperature range of ~55°C to 125°C, and the SN74104 and SN74105 circuits are characterized for operation from 0°C to 70°C. 104 (2) (12) **J**3 (5) J2 (<u>6)</u> Q (9) CLK (8) Q (1) K3 (11) JK K2 (10) J = J1•J2•J3 K1 CLR (13) $K = K1 \cdot \overline{K2} \cdot K3$ 105 Pin numbers shown on logic notation are for J or N packages. ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (See Note 1) | |-----------------------------------------------------------------| | Input voltage | | Voltage applied to any output (See Note 2) | | Operating free-air temperature range: SN54104, SN54105 Circuits | | SN74104, SN74105 Circuits 0° C to 70° C | | Storage temperature range | #### recommended operating conditions | | | | | SN54' | | SN74' | | | UNIT | | |-----------------|---------------------------------|---------------|-----------------|-------|-----------------|-----------------|-----|-----------------|------|--| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | | Vcc | Supply voltage (see Note 1) | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | | VIH | High-level input voltage | | 2 | | | 2 | | | | | | VIL | Low-level input voltage | | | | 0.8 | | | 8.0 | _ v | | | ТОН | High-level output current | | | | 1 | | | 1 | mA | | | IOL | Low-level output current | | | | 16 | | | 16 | mA | | | | | CLK Low-level | 15 <sup>†</sup> | | | 15 <sup>†</sup> | | | OS | | | tw | Pulse duration | PRE and CLR | 20 <sup>†</sup> | | | 20 <sup>†</sup> | | | ''' | | | | Setup time for high-level data | ′104 | 35 <sup>†</sup> | | | 35 <sup>†</sup> | | | | | | t <sub>su</sub> | (See Note 4) | ′105 | 10 <sup>†</sup> | | | 10 <sup>†</sup> | | | ns | | | | Release time for low-level data | ′104 | | | 10 <sup>†</sup> | | | 10 <sup>†</sup> | | | | tr (See Note 3) | '105 | | | 1† | 1 | | 1† | ns | | | | TA | Operating free-air temperature | | - 55 | | 125 | 0 | | 70 | °C | | <sup>&</sup>lt;sup>†</sup> These conditions are recommended at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ} \text{C}$ . TTL DEVICES NOTES: 1. Voltage values are with respect to network ground terminal. <sup>2.</sup> This rating applied at the Q output with preset held low and at the $\overline{Q}$ output with clear held low. Release time for low-level data is an interval between the release of low-level data and the positive-going edge of the clock pulse; this interval being sufficiently short to ensure recognition of the low-level data. Setup time for high-level data is an interval between the arrival of the high-level data and the positive-going edge of the clock pulse; this interval being sufficiently long to ensure recognition of the high-level data. # TYPES SN54104, SN54105, SN74104, SN74105 GATED J-K MASTER-SLAVE FLIP-FLOPS ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAR | AMETER | | TEST CONDITIONS† | MIN | TYP‡ | MAX | UNIT | |-----|------------|------------------------|-------------------------|-----|--------------|--------|------| | VOH | - | V <sub>CC</sub> = MIN, | I <sub>OH</sub> = 1 mA | 2.4 | 2.7 | | V | | VOL | | V <sub>CC</sub> = MIN, | I <sub>OL</sub> = 16 mA | | 0.2 | 0.4 | V | | | PRE or CLR | | | | 8 | 120 | | | Чн | J or K | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 4.5 V | | 4 | 80 | μA | | | All other | | | | 2 | 40 | | | | PRE or CLR | | | | 3 | - 4.75 | | | 11L | J or K | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 0.4 V | | <b>– 2.2</b> | - 3.2 | mA | | | All other | | | | - 1.1 | - 1.6 | | | loo | ′104 | V = 5 V | | | 15 | 24 | 0 | | ¹cc | ′105 | V <sub>CC</sub> = 5 V | | | 17 | 28 | mA | <sup>†</sup> For conditions shown as MIN or MAX, use appropriate value specified under recommended operating conditions for the applicable device type. # switching characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C (see note 5) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | MIN TYP | MAX | UNIT | |------------------|-----------------|------------------------------|--------------------------------------|---------|-----|------| | <sup>t</sup> PLH | CLK | Q or $\overline{\mathbf{Q}}$ | $R_1 = 400 \Omega$ , $C_1 = 15 pF$ | 9 | 15 | ns | | <sup>t</sup> PHL | OL. | 40,4 | 71 <u>1</u> 400 ts, 0 <u>1</u> 10 p. | 16 | 25 | "" | NOTE 5: See General Information Section for load circuits and voltage waveforms. <sup>‡</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.