# **ECG2052** CMOS 3½ Digit DVM with **Multiplexed 7-Segment Output** ### **Features** - Operates from single 5 V supply - Converts 0 V to ±1.999 V - Multiplexed 7-segment - No external precision component necessary - Accuracy specified over temperature - Medium speed 200 ms/conversion - All inputs and outputs TTL compatible - Internal clock set with RC network or driven externally - No offset adjust required - Overrange indicated by +OFL or -OFL display reading and OFLO output - Analog inputs in applications shown can withstand ±200 Volts ### Applications - Low cost digital power supply readouts - Low cost digital multimeters - Low cost digital panel meters - Eliminate analog multiplexing by using remote A/D converters - Convert analog tranducers (temperature, pressure, displacement, etc.) to digital transducers # **General Description** The ECG2052 monolithic DVM circuit is manufactured using CMOS technology. A pulse modulation analog-to-digital conversion technique is used and requires no external precision components. In addition, this technique allows the use of a reference voltage that is the same polarity as the input voltage. One 5 V (TTL) power supply is required. Operating with an isolated supply allows the conversion of positive as well as negative voltages. The sign of the input voltage is automatically determined and output on the sign pin. If the power supply is not isolated, only one polarity of voltage may be converted. The conversion rate is set by an internal oscillator. The frequency of the oscillator can ### **Connection Diagram** be set by an external RC network or the oscillator can be driven from an external frequency source. When using the external RC network, a square wave output is available. It is important to note that great care has been taken to synchronize digit multiplexing with the A/D conversion timing to eliminate noise due to power supply transients. The ECG2052 has been designed to drive 7-segment multiplexed LED displays directly with the aid of external digit buffers and segment resistors. Under condition of overrange, the overflow output will go high and the display will read + OFL or - OFL, depending on whether the input voltage is positive or negative. In addition to this, the most significant digit is blanked when zero. A start conversion input and a conversion complete output are included on this device. ECG2052 668 ## **Absolute Maximum Rating (Note 1)** Electrical Characteristics (4.75 V $\leq$ V<sub>CC</sub> $\leq$ 5.25 V, $-40^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ +85°C, unless otherwise specified) | Characteristic | Symbol | Test Conditions | Min | Тур | Max | Units | |-------------------------------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------|------|---------------| | Logical "1" Input Voltage | VIN(1) | | V <sub>cc</sub> -1.5 | | | ٧ | | Logical "0" Input Voltage | VIN(0) | | | | 1.5 | ٧ | | Logical "0" Output Voltage<br>(All Digital Outputs Except<br>Digit Outputs) | V <sub>OUT</sub> (0) | I <sub>O</sub> =1.6 mA | | | 0.45 | V | | Logical "0" Output Voltage<br>(Digit Outputs) | V <sub>OUT(0)</sub> | l <sub>o</sub> =0.9 mA | | | 0.4 | ٧ | | Logical "1" Output Voltage (All Segment Outputs) | V <sub>OUT(1)</sub> | I <sub>o</sub> = 65 mA@T <sub>J</sub> = 25°C<br>I <sub>o</sub> = 40 mA@T <sub>J</sub> = 100°C | V <sub>CC</sub> -1.6<br>V <sub>CC</sub> -1.6 | V <sub>cc</sub> -1.3<br>V <sub>cc</sub> -1.3 | _ | V<br>V | | Logical "1" Output Voltage<br>(All Digital Outputs Except<br>Segment Outputs) | VOUT(1) | $I_0$ = 500 $\mu$ A<br>(Digit Outputs)<br>$I_0$ = 360 $\mu$ A<br>(Conv. Complete,<br>+/-, Oflo Outputs) | V <sub>CC</sub> -0.4 | | | ٧ | | Output Source Current<br>(Digit Outputs) | SOURCE | V <sub>OUT</sub> = 1.0 V | 2.0 | | | mA | | Logical "1" Input Current (Start Conversion) | <sup>1</sup> IN(1) | V <sub>IN</sub> = 1.5 V | | | 1.0 | μА | | Logical "0" Input Current (Start Conversion) | IN(0) | V <sub>IN</sub> =0 V | -1.0 | | | μΑ | | Supply Current | Icc | Segments and Digits<br>Open | | 0.5 | 10 | mA | | Oscillator Frequency | fosc | | | 0.6/RC | | kHz | | Clock Frequency | fIN | | 100 | | 640 | kHz | | Conversion Rate | fC | | | 64,256/<br>f <sub>IN</sub> | | Conv./<br>sec | | Digit Mux Rate | fMUX | | | f <sub>IN</sub> /256 | | Hz | | Inter Digit Blanking Time | †BLANK | | | 1/<br>(32f <sub>MUX)</sub> | | sec | | Start Conversion Pulse<br>Width | tSCPW | | 200 | | DC | ns | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: All typicals given for $T_A = 25^{\circ}C$ . ECG2052 # Electrical Characteristics (t<sub>C</sub>=5 conversions/second, 0°C<T<sub>A</sub><70°C, unless otherwise specified) | Characteristic | Symbol | Test Conditions | Min | Тур | Max | Units | |-----------------------------------|--------|---------------------------------------------------------------------------------|------|------|-------|--------------------| | Accuracy of Output Reading | | V <sub>IN</sub> =0-2 V Full<br>Scale<br>V <sub>IN</sub> =0-200 mV<br>Full Scale | 0.05 | | +0.05 | % of<br>Full Scale | | Quantization Error | 7 | *··• | -1 | | +0 | Counts | | Offset Error, VIN=0 V | | 1 | -0.5 | +1.5 | +3 | mV | | Rollover Error | | | -0.0 | | +0.0 | mV | | Analog Input Current (VIN+, VIN-) | | T <sub>A</sub> = 25°C | -5 | ±0.5 | +5 | nA | # ECG2052 31/2-Digit DVM Block Diagram ### **Theory of Operation** A schematic for the analog loop is shown in Figure 1. The output of SW1 is either at VREF or zero volts, depending on the state of the D flip-flop. If Q is at a high level VOUT = VREF and if Q is at a low level VOUT = 0 V. This voltage is then applied to the low pass filter comprised of R1 and C1. The output of this filter, VFB, is connected to the negative input of the comparator, where it is compared to the analog input voltage, $V_{IN}$ . The output of the comparator is connected to the D input of the D flip-flop. Information is then transferred from the D input to the Q and Q outputs on the positive edge of clock. This loop forms an oscillator whose duty cycle is precisely related to the analog input voltage, $V_{IN}$ . ECG2052 670 Figure 1. Analog Loop Schematic Pulse Modulation A/D Converter An example will demonstrate this relationship. Assume the input voltage is equal to 0.500 V. If the Q output of the D flip-flop is high then Vout will equal VREF (2.000 V) and VFB will charge toward 2 V with a time constant equal to R<sub>1</sub>C<sub>1</sub>. At some time V<sub>FB</sub> will exceed 0.500 V and the comparator output will switch to 0 V. At the next clock rising edge the Q output of the D flip-flop will switch to ground, causing Vour to switch to 0 V. At this time VFB will start discharging toward 0 V with a time constant R<sub>1</sub>C<sub>1</sub>. When V<sub>FB</sub> is less than 0.5 V the comparator output will switch high. On the rising edge of the next clock the Q output of the D flip-flop will switch high and the process will repeat. There exists at the output of SW1 a square wave pulse train with positive amplitude VREF and negative amplitude 0 V. The DC value of this pulse train is: $$V_{OUT} = V_{REF} \left( \frac{T_{ON}}{T_{ON} + T_{OFF}} \right) = V_{REF}$$ (Duty Cycle) The lowpass filter will pass the DC value and then: VFB = VREF (Duty Cycle) Since the closed loop system will always force VFB to equal VIN, we can then say that: or $$\frac{V_{IN}}{V_{REF}}$$ = (Duty Cycle) The duty cycle is logically ANDed with the input frequency f<sub>IN</sub>. The resultant frequency f equals: f = (Duty Cycle) x (Clock) Frequency f is accumulated by counter no. 1 for a time determined by counter no. 2. The count contained in counter no. 1 is then: $$(Count) = \frac{f}{(Clock)/N} = \frac{(Duty\ Cycle)\ x\ (Clock)}{(Clock)/N} = \frac{VIN}{VREF} \times N$$ For the ECG2052 N = 2000. #### **General Information** The timing diagram, shown in Figure 2, gives operation for the free running mode. Free running operation is obtained by connecting the Start Conversion input to logic "1" ( $V_{\rm CC}$ ). In this mode the analog input is continuously converted and the display is updated at a rate equal to 64,512 x 1/f<sub>IN</sub>. The rising edge of the Conversion Complete output indicates that new information has been transferred from the internal counter to the display latch. This information will remain in the display latch until the next low-to-high transition of the Conversion Complete output. A logic "1" will be maintained on the Conversion Complete output for a time equal to 64 x 1/f<sub>IN</sub>. Figure 3 gives the operation using the Start Conversion input. It is important to note that the Start Conversion input and Conversion Complete output do not influence the actual analog-to-digital conversion in any way. Internally the ECG2052 is always continuously converting the analog voltage present at its inputs. The Start Conversion input is used to control the transfer of information from the internal counter to the display latch. An RS latch on the Start Conversion input allows a broad range of input pulse widths to be used on this signal. As shown in Figure 3, the Conversion Complete output goes to a logic "0" on the rising edge of the Start Conversion pulse and goes to a logic "1" some time later when the new conversion is transferred from the Internal counter to the display latch. Since the Start Conversion pulse can occur at any time during the conversion cycle, the amount of time from Start Conversion to Conversion Complete will vary. The maximum times is 64,512 x 1/f<sub>IN</sub> and the minimum time is 256 x 1/f<sub>IN</sub>. 671 ECG2052 #### **Timing Waveforms** Figure 2. Conversion Cycle Timing Diagram for Free Running Operation 17E Figure 3. Conversion Cycle Timing Diagram Operating with Start Conversion Input ### **Applications** #### System Design Considerations Perhaps the most important thing to consider when using the ECG2052 is power supply noise on the V<sub>CC</sub> and ground lines. Because a single power supply is used and currents in the 300 mA range are being switched, good circuit layout techniques cannot be overemphasized. Great care has been exercised in the design of the ECG2052 to minimize these problems but poor circuit layout can negate these features. Figures 4, 5, and 6 show schematics of DVM systems. An attempt has been made to show, on these schematics, the proper distribution for ground and V<sub>cc</sub>. To help isolate digital and analog portions of the circuit, the analog V<sub>CC</sub> and ground have been separated from the digital Vcc and ground. Care must be taken to eliminate high current from flowing in the analog $V_{\text{CC}}$ and ground wires. The most effective method of accomplishing this is to use a single ground point and a single V<sub>CC</sub> point where all wires are brought together. In addition to this the conductors must be of sufficient size to prevent significant voltage drops. To prevent switching noise from causing jitter problems, a voltage regulator with good high frequency response is necessary. The ECG960 voltage regulator will function well and is shown in Figures 4, 5, and 6. Adding more filtering than is shown will in general increase the jitter rather than decrease it. The most important characteristic of transients on the $V_{\text{CC}}$ line is the duration of the transient and not its amplitude. Figure 4 shows a DVM system which converts 0 V to 1.999 V operating from a nonisolated power supply. In this configuration the sign output could be + (logic "1") or -(logic "0") and it should be ignored. Higher voltages could be converted by placing a fixed divider on the input; lower voltages could be converted by placing a fixed divider on the feedback, as shown in Figure 6. Figures 5 and 6 show systems operating with an isolated supply that will convert positive and negative inputs. 60 Hz common mode input becomes a problem in this configuration and a transformer with an electrostatic shield between primary and secondary windings is shown. The necessity for using a shielded transformer depends on the performance requirements and the actual application. ECG2052 The filter capacitors connected to VFB (pin 14) and VFLT (pin 11) should be low leakage. In the application examples shown every 1.0 nA of leakage current will cause 0.1 mV error (1.0 x 10<sup>-9</sup>A x 100 k $\Omega$ = 0.1 mV). If the leakage current in both capacitors is exactly the same no error will result since the source impedances driving them are matched. Figure 4. 31/2-Digit DVM, +1.999 Volts Full Scale Figure 5. 3½-Digit DVM, $\pm 1.999$ Volts Full Scale Figure 6. 3½-Digit DVM, Four Decade, $\pm 0.2$ V, $\pm 2$ V, $\pm 20$ V and $\pm 200$ V Full Scale ECG2052 675